Fully CMOS compatible 3D vertical RRAM with self-aligned self-selective cell enabling sub-5nm scaling

Publication
2016 IEEE Symposium on VLSI Technology, June, 2016